High Speed AES Algorithm to Detect Fault Injection Attacks and Implementation using FPGA

Article ID

CSTITTU8SC

High Speed AES Algorithm to Detect Fault Injection Attacks and Implementation using FPGA

Prof. Dr. S.S Chorage
Prof. Dr. S.S Chorage
Somwanshi V.A.
Somwanshi V.A. Bharati vidyapeeths college of engg for women pune
DOI

Abstract

Information security is an essential issue in communication system. Advance Encryption Standard (AES) is utilized as a part of many embedded applications to give data security. Different counter measures are present in AES against fault injection attacks. Plain text and key of 128-bit is given as an input to the system and encryption and decryption operations are performed. Flag error shows the status of fault. Fault is produced randomly during encryption and decryption. For this reason, round transformation is broken into two sections and a pipeline stage is inserted in between. After fault detection one operation is performed that is redundancy check. Detected error or fault is corrected using redundancy check. The scheme is implemented using FPGA.

High Speed AES Algorithm to Detect Fault Injection Attacks and Implementation using FPGA

Information security is an essential issue in communication system. Advance Encryption Standard (AES) is utilized as a part of many embedded applications to give data security. Different counter measures are present in AES against fault injection attacks. Plain text and key of 128-bit is given as an input to the system and encryption and decryption operations are performed. Flag error shows the status of fault. Fault is produced randomly during encryption and decryption. For this reason, round transformation is broken into two sections and a pipeline stage is inserted in between. After fault detection one operation is performed that is redundancy check. Detected error or fault is corrected using redundancy check. The scheme is implemented using FPGA.

Prof. Dr. S.S Chorage
Prof. Dr. S.S Chorage
Somwanshi V.A.
Somwanshi V.A. Bharati vidyapeeths college of engg for women pune

No Figures found in article.

Somwanshi V.A.. 2017. “. Global Journal of Computer Science and Technology – H: Information & Technology GJCST-H Volume 17 (GJCST Volume 17 Issue H2): .

Download Citation

Journal Specifications

Crossref Journal DOI 10.17406/gjcst

Print ISSN 0975-4350

e-ISSN 0975-4172

Issue Cover
GJCST Volume 17 Issue H2
Pg. 23- 28
Classification
GJCST-H Classification: B.2.4, B.7.1
Keywords
Article Matrices
Total Views: 6379
Total Downloads: 1750
2026 Trends
Research Identity (RIN)
Related Research
Our website is actively being updated, and changes may occur frequently. Please clear your browser cache if needed. For feedback or error reporting, please email [email protected]

Request Access

Please fill out the form below to request access to this research paper. Your request will be reviewed by the editorial or author team.
X

Quote and Order Details

Contact Person

Invoice Address

Notes or Comments

This is the heading

Lorem ipsum dolor sit amet, consectetur adipiscing elit. Ut elit tellus, luctus nec ullamcorper mattis, pulvinar dapibus leo.

High-quality academic research articles on global topics and journals.

High Speed AES Algorithm to Detect Fault Injection Attacks and Implementation using FPGA

Prof. Dr. S.S Chorage
Prof. Dr. S.S Chorage
Somwanshi V.A.
Somwanshi V.A. Bharati vidyapeeths college of engg for women pune

Research Journals