Area Optimized High Throughput IDMWT/DMWT Processor for OFDM on Virtex-5 FPGA

Article ID

HNI1K

Area Optimized High Throughput IDMWT/DMWT Processor for OFDM on Virtex-5 FPGA

Dr. Anitha.K
Dr. Anitha.K
Dr.Dharmistan.K.Varugheese
Dr.Dharmistan.K.Varugheese
Dr N.J.R.Muniraj
Dr N.J.R.Muniraj
DOI

Abstract

OFDM is one of the most popular modulation techniques that is been widely used in most of the wireless and wired communication links. The OFDM architecture consists of QAM modulator and orthogonal frequency modulator. In this work we propose DMWT based orthogonal frequency modulator for achieving higher BER. The IDMWT architecture is designed considering N=4, thus the preprocessing unit converts the QAM samples of N to 2N and is modulated using DMWT filters. The filtered output is further transmitted and is received at the receiver. During the post processing, N samples are extracted by use of DMWT demodulation technique. The complex architecture of IDMWT and DMWT are reduced for its complexity and speed by the modified architecture. The DMWT architecture is modified for FPGA implementation improving the area, power and speed performances. The modified DMWT architecture is implemented on VirtexII pro FPGA which operates at 300MHz frequency and occupies area of less than 1%, with power consumption less than 28mW. The proposed design is suitable for real time and low power applications.

Area Optimized High Throughput IDMWT/DMWT Processor for OFDM on Virtex-5 FPGA

OFDM is one of the most popular modulation techniques that is been widely used in most of the wireless and wired communication links. The OFDM architecture consists of QAM modulator and orthogonal frequency modulator. In this work we propose DMWT based orthogonal frequency modulator for achieving higher BER. The IDMWT architecture is designed considering N=4, thus the preprocessing unit converts the QAM samples of N to 2N and is modulated using DMWT filters. The filtered output is further transmitted and is received at the receiver. During the post processing, N samples are extracted by use of DMWT demodulation technique. The complex architecture of IDMWT and DMWT are reduced for its complexity and speed by the modified architecture. The DMWT architecture is modified for FPGA implementation improving the area, power and speed performances. The modified DMWT architecture is implemented on VirtexII pro FPGA which operates at 300MHz frequency and occupies area of less than 1%, with power consumption less than 28mW. The proposed design is suitable for real time and low power applications.

Dr. Anitha.K
Dr. Anitha.K
Dr.Dharmistan.K.Varugheese
Dr.Dharmistan.K.Varugheese
Dr N.J.R.Muniraj
Dr N.J.R.Muniraj

No Figures found in article.

Dr. Anitha.K. 2012. “. Global Journal of Research in Engineering – F: Electrical & Electronic GJRE-F Volume 12 (GJRE Volume 12 Issue F9): .

Download Citation

Journal Specifications

Crossref Journal DOI 10.17406/gjre

Print ISSN 0975-5861

e-ISSN 2249-4596

Classification
Not Found
Keywords
Article Matrices
Total Views: 5241
Total Downloads: 2717
2026 Trends
Research Identity (RIN)
Related Research
Our website is actively being updated, and changes may occur frequently. Please clear your browser cache if needed. For feedback or error reporting, please email [email protected]

Request Access

Please fill out the form below to request access to this research paper. Your request will be reviewed by the editorial or author team.
X

Quote and Order Details

Contact Person

Invoice Address

Notes or Comments

This is the heading

Lorem ipsum dolor sit amet, consectetur adipiscing elit. Ut elit tellus, luctus nec ullamcorper mattis, pulvinar dapibus leo.

High-quality academic research articles on global topics and journals.

Area Optimized High Throughput IDMWT/DMWT Processor for OFDM on Virtex-5 FPGA

Dr. Anitha.K
Dr. Anitha.K
Dr.Dharmistan.K.Varugheese
Dr.Dharmistan.K.Varugheese
Dr N.J.R.Muniraj
Dr N.J.R.Muniraj

Research Journals