Design of Low power 4-Bit CMOS Braun Multiplier based on Threshold Voltage Techniques

Article ID

83Q3M

Design of Low power 4-Bit CMOS Braun Multiplier based on Threshold Voltage Techniques

Dayadi Lakshmaiah
Dayadi Lakshmaiah CJITS,JANGON,WARNAGAL
Dr.M.V.Subramanyam
Dr.M.V.Subramanyam JNTUA
Dr. K.Satya Prasad
Dr. K.Satya Prasad
DOI

Abstract

A circuit design for a new Low Power 4-bit Braun Multiplier is presented. The multiplier is implemented by using different Threshold Voltage techniques. Power reduction techniques are proposed for 4-bit Braun Multiplier which is designed by Full Adders. To get Optimum design low threshold voltages are used at critical paths similar way high threshold voltages are used at non critical paths. The design uses CMOS digital circuits in order to reduce the power dissipation while maintaining computational throughput. This architecture is simulated at 90nm Technology with 1.2v power supply. The power dissipation of nearly 46%, Power Delay Product of 56% and delay 19.3% has been reduced by using proposed techniques with good performance.

Design of Low power 4-Bit CMOS Braun Multiplier based on Threshold Voltage Techniques

A circuit design for a new Low Power 4-bit Braun Multiplier is presented. The multiplier is implemented by using different Threshold Voltage techniques. Power reduction techniques are proposed for 4-bit Braun Multiplier which is designed by Full Adders. To get Optimum design low threshold voltages are used at critical paths similar way high threshold voltages are used at non critical paths. The design uses CMOS digital circuits in order to reduce the power dissipation while maintaining computational throughput. This architecture is simulated at 90nm Technology with 1.2v power supply. The power dissipation of nearly 46%, Power Delay Product of 56% and delay 19.3% has been reduced by using proposed techniques with good performance.

Dayadi Lakshmaiah
Dayadi Lakshmaiah CJITS,JANGON,WARNAGAL
Dr.M.V.Subramanyam
Dr.M.V.Subramanyam JNTUA
Dr. K.Satya Prasad
Dr. K.Satya Prasad

No Figures found in article.

Dayadi Lakshmaiah. 2015. “. Global Journal of Research in Engineering – F: Electrical & Electronic GJRE-F Volume 14 (GJRE Volume 14 Issue F9): .

Download Citation

Journal Specifications

Crossref Journal DOI 10.17406/gjre

Print ISSN 0975-5861

e-ISSN 2249-4596

Classification
Not Found
Article Matrices
Total Views: 4204
Total Downloads: 2209
2026 Trends
Research Identity (RIN)
Related Research
Our website is actively being updated, and changes may occur frequently. Please clear your browser cache if needed. For feedback or error reporting, please email [email protected]

Request Access

Please fill out the form below to request access to this research paper. Your request will be reviewed by the editorial or author team.
X

Quote and Order Details

Contact Person

Invoice Address

Notes or Comments

This is the heading

Lorem ipsum dolor sit amet, consectetur adipiscing elit. Ut elit tellus, luctus nec ullamcorper mattis, pulvinar dapibus leo.

High-quality academic research articles on global topics and journals.

Design of Low power 4-Bit CMOS Braun Multiplier based on Threshold Voltage Techniques

Dayadi Lakshmaiah
Dayadi Lakshmaiah CJITS,JANGON,WARNAGAL
Dr.M.V.Subramanyam
Dr.M.V.Subramanyam JNTUA
Dr. K.Satya Prasad
Dr. K.Satya Prasad

Research Journals